Research Article Open Access

PERFORMANCE ANALYSIS OF HIGH EFFICIENCY LOW DENSITY PARITY-CHECK CODE DECODER FOR LOW POWER APPLICATIONS

M. Revathy1 and R. Saravanan2
  • 1 Department of Electronics and Communication Engineering, India
  • 2 Department of Computer Science and Engineering, PSNA College of Engineering and Technology, Dindigul, India

Abstract

In this study, we propose a low power, high efficient Low Density Parity-Check Code (LDPC) Decoder Architecture for error detection and correction applications. LDPC codes have been adopted in latest wireless standards such as satellite and mobile communications since they possess superior error-detecting and correcting capabilities. As technology scales, memory devices become larger and more powerful and low power consumption based error correction codes are needed. This study discuses the design and analysis of check node unit and variable node unit in LDPC decoder. The architecture is synthesized on Xilinx 9.2i and simulated using Modelsim, which is targeted to 90 nm device. Synthesis report shows that the proposed architecture reduces the hardware utilization and power consumption when compared to the conventional architecture design.

American Journal of Applied Sciences
Volume 11 No. 4, 2014, 558-563

DOI: https://doi.org/10.3844/ajassp.2014.558.563

Submitted On: 13 November 2013 Published On: 30 January 2014

How to Cite: Revathy, M. & Saravanan, R. (2014). PERFORMANCE ANALYSIS OF HIGH EFFICIENCY LOW DENSITY PARITY-CHECK CODE DECODER FOR LOW POWER APPLICATIONS. American Journal of Applied Sciences, 11(4), 558-563. https://doi.org/10.3844/ajassp.2014.558.563

  • 3,243 Views
  • 3,022 Downloads
  • 2 Citations

Download

Keywords

  • LDPC Decoder
  • Node Architecture
  • Variable Node
  • Check Node