Gate Replacement Technique for Reducing Leakage Current in Wallace Tree Multiplier
- 1 , India
- 2 Akshaya College of Engineering and Technology, India
Abstract
Leakage power has become more significant in the power dissipation of today’s CMOS circuits. This affects the portable battery operated devices directly. The multipliers are the main key for designing an energy efficient processor, where the multiplier design decides the digital signal processors efficiency. In this study gate replacement technique is used to reduce the leakage power in 4×4 Wallace tree multiplier architecture which has been designed by using one bit full adders. This technique replaces the gate which is at worst leakage state by a library gate .In this technique the actual output logic state is maintained in active mode. The main objective of our study is to calculate leakage power in 4×4 Wallace tree multiplier by applied gate replacement technique and it is compared with 4×4 Wallace tree full adder multiplier. The proposed method reduces 43% of leakage power in 4×4 Wallace tree multiplier.
DOI: https://doi.org/10.3844/jcssp.2013.155.158
Copyright: © 2013 Naveen Raman and Thanushkodi. This is an open access article distributed under the terms of the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original author and source are credited.
- 3,077 Views
- 2,894 Downloads
- 0 Citations
Download
Keywords
- Leakage Current
- Wallace Multiplier
- Gate Oxide
- Full Adder
- Subthreshold Leakage